# Practical Memory Safety with REST

KANAD SINHA & SIMHA SETHUMADHAVAN
COLUMBIA UNIVERSITY

# Is memory safety relevant?

### Millions of IoT devices hit by 'Devil's Ivv' bug in open source coda

Devil's Ivy is likely to remain unpate Symantec Antivirus products vulnerable to By Liam Tung | July 20, 2017 -- 10:33 GMT (03 horrid overflow bug

Zero-day Skype a

dernel memory corruption without user action on Heartbleed bug still affects thousand

In 2017, 55% of remote-code execution causing bugs in Microsoft

due to memory errors

EXTITUTE of soft

'90s-style security Have 1 \*gear, D-Link, TP-Link devices, and mo at risk

number of software a vulnerable

2008, vulnerability has left apps and hardware open to remote hijacking. Y Bigger than Heartbleed, 'Venom' security npact Natus medical vulnerability threatens most datacenters Security researchers say the zero-day flaw affects "millions" of machines in datacenters around the world.

data and compromise patient care.

# Is memory safety relevant?

# Yes!

Presenting...

Random Embedded Security Tokens or REST

Presenting...

Random Embedded Security Tokens or REST

```
char *buf = malloc(BUF_LEN);
for (i=0; i<out_of_bounds; i++)
  buf = 0;</pre>
```



Presenting...

Random Embedded Security Tokens or REST

```
char *buf = malloc(BUF_LEN);
for (i=0; i<out_of_bounds; i++)
  buf = 0;</pre>
```



Presenting...

Random Embedded Security Tokens or REST

- Trivial hardware implementation
- Software framework based on AddressSanitizer
- Provides heap safety for legacy binaries



```
char *ptr<sub>buf</sub> = malloc(BUF_LEN);
...
ptr<sub>buf</sub>[in_bounds] = X;
...
ptr<sub>buf</sub>[out_of_bounds] = Y;
buf
```

```
char *ptr<sub>buf</sub> = malloc(BUF_LEN);
...
ptr<sub>buf</sub>[in_bounds] = X;
...
ptr<sub>buf</sub>[out_of_bounds] = Y;
```



```
char *ptr<sub>buf</sub> = malloc(BUF_LEN);
...
ptr<sub>buf</sub>[in_bounds] = X;
...
ptr<sub>buf</sub>[out_of_bounds] = Y;
```



Xander moves out, Will moves in





Xander moves out, Will moves in



```
char *ptr<sub>buf</sub> = malloc(BUF_LEN);
ptr<sub>buf</sub>[in_bounds] = X;
...
free(ptr<sub>buf</sub>);
ptr<sub>buf</sub>[in_bounds] = Y;
```



```
char *ptr<sub>buf</sub> = malloc(BUF_LEN);
ptr<sub>buf</sub>[in_bounds] = X;
...
free(ptr<sub>buf</sub>);
ptr<sub>buf</sub>[in_bounds] = Y;
```



Mainly categorizable into 2 types.

Mainly categorizable into 2 types.

- Whitelisting: Pointer based
  - + Good coverage
  - + Temporal safety (for some)
  - Performance overhead
  - Implementation overhead
  - Imprecise



Mainly categorizable into 2 types.

- Whitelisting: Pointer based
  - + Good coverage
  - + Temporal safety (for some)
  - Performance overhead
  - Implementation overhead
  - Imprecise
- Blacklisting: Location based
  - + Fast
  - Weaker coverage (has false negatives)
  - Implementation overhead
  - No temporal protection



#### Tag-based



#### **REST**: Primitive Overview

#### Content-based blacklisting



REST primitive has trivial complexity, overhead

# **REST**: Spatial Memory Safety



# **REST**: Temporal Memory Safety



# **REST** Software

 Allocate and bookend region, malloc to program



- Allocate and bookend region, malloc to program
- REST'ize at free
- Do not reallocate region until heap sufficiently consumed



- Allocate and bookend region, malloc to program
- REST'ize at free
- Do not reallocate region until heap sufficiently consumed



- Allocate and bookend region, malloc to program
- REST'ize at free
- Do not reallocate region until heap sufficiently consumed



Can be enabled for legacy binaries

```
void foo() {
    char buf[64]; 
...
    return;
}
```



```
void foo() {
    char rz1[64];
    char buf[64];
    char rz2[64];
    arm(rz1);
    arm(rz2);
    ...
    disarm(rz1);
    disarm(rz2);
    return;
}
```





```
void foo() {
    char rz1[64];
    char buf[64];
    char rz2[64];

arm rz1;
    arm rz2;

disarm(rz1);
    disarm(rz2);
    return;
}
foo's frame
Previous
    frame
```

```
void foo() {
    char rz1[64];
    char buf[64];
    char rz2[64];
    arm(rz1);
    arm(rz2);

    disarm rz1;
    disarm rz2;
    return;
}
disarm: Unset token
```

```
void foo() {
    char rz1[64];
    char buf[64];
    char rz2[64];
    arm(rz1);
    arm(rz2);
    ...
    disarm(rz1);
    disarm(rz2);
    return;
}
```



Requires recompilation with *REST* plugin

# **REST** Hardware

## Naïve Design

Every store involves an extra load → Complicated and expensive



#### Cache Modifications

Comparator at L1-D mem interface + 1b per L1-D line



### Cache Miss



### Cache Hit



# Cache **Eviction**

#### Armed outgoing line filled with token value



#### What about the core?

TODO: Have to support arms and disarms

- 512b writes
- Special semantics: can only touch token with disarm

#### LSQ design concerns:

- Forwarding would break semantics
- 512b data entries
- How to match unaligned token access?

### Load-Store Queue

- Forwarding breaks semantics
- 512b data entries
- Detecting unaligned token access

Add 1b tag



Only update token bit

Split regular match logic



### Load-Store Queue

- Forwarding breaks semantics
- 512b data entries
- Detecting unaligned token access

Add 1b tag



Only update token bit

Split regular match logic



# REST Overhead

### **REST** Performance



### **REST** Performance



#### **REST** Performance



*REST* primitive overhead near-zero. Software overhead mostly from allocator.

#### To conclude...

**REST**: Hardware/software mechanism to detect common memory safety errors

- Low overhead, low complexity hardware implementation
- Heap safety for legacy binaries

22-90% faster than comparable software solution on SPEC CPU

#### Questions?